Part Number Hot Search : 
SED1521 TIP35CP 1N5243C 1N5243C RT9618PS LPC4078 M5278L05 C206D
Product Description
Full Text Search
 

To Download PM6344 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PMC-Sierra,Inc.
PM6344 EQUAD
* Supports Line and Path performance monitoring according to ITU recommendations. Accumulators are provided for counting CRC-4 errors, Far-End Block Errors (FEBEs), frame sync errors, and Line Code Violations (LCVs). * Extracts the datalink. Extracts selected channels. * Provides a 2-frame elastic store buffer for jitter and wander attenuation. timeslot 16 AIS, remote alarm, and remote multiframe alarm. * Provides a digital PLL for generation of a low jitter transmit clock. * Provides a FIFO buffer for jitter attenuation and transmit rate conversion. FIFO full or empty indication allows for bit-stuffing in higher rate multiplexing applications.
Quad E1 Framer
FEATURES
* Monolithic single-chip device which integrates four full-featured E1 framers and transmitters for terminating duplex E1 signals. * Frames to a G.704 2.048 Mbit/s signal. Frames to the signalling multiframe and to the CRC multiframe when enabled. * Supports HDB3 or AMI line codes. * Supports transfer of PCM and signalling data to/from 2.048 Mbit/s or 16.384 Mbit/s backplane buses. Supports n x DS0 backplane interface for fractional E1. * Provides Channel-Associated Signalling (CAS) extraction/insertion, programmable idle and digital milliwatt code substitution, and up to three multiframes of signalling debounce on a per-channel basis. * Provides trunk conditioning which forces programmable trouble code substitution and signalling conditioning on all/selected channels. * Provides an HDLC interface for terminating/generating a datalink. * Optionally extracts the datalink from timeslot 16 or from any combination of the national bits. * Software and functionally compatible with the PM6341 E1XC Single E1 Transceiver. Pin-compatible with the PM4344 TQUAD Quad T1 Framer. * Provides an 8-bit microprocessor bus interface for configuration, control, and status monitoring. * Low power 5 V CMOS technology. * Available in a rectangular 128-pin PQFP (14 by 20 mm) package.
APPLICATIONS
* E1/E3 Multiplexers and Digital Private Branch Exchanges (PBXs) * E1 Frame Relay Interfaces * E1 ATM Interfaces * Fractional E1 Interfaces * Digital Access and Cross-Connect Systems (DACS) and Electronic DSX Cross-Connect Systems (EDSXs) * Digital Loop Carriers (DLCs) * E1 Channel Service Units (CSUs) and Data Service Units (DSUs) * ISDN Primary Rate Interfaces (PRI) * SDH Add/Drop Multiplexers (ADMs)
TRANSMIT SECTION
* Optionally accepts/provides dual-rail digital PCM inputs/outputs. * Formats data to create a G.704 2.048 Mbit/s signal. Optionally inserts signalling multiframe alignment signal. Optionally inserts CRC multiframe structure including optional transmission of FEBEs. * Allows insertion of a datalink. Allows insertion of selected channels through a serial port. * Supports transmission of the AIS,
BLOCK DIAGRAM
U8GFDb )#d 7UQ8H 7U9Qb )#dHU9 )#d 7UDA 7hpxyhrA UhvA 7UAQb )#dHUAQ Drshpr Y76T 7hvpAUhvr)A AhrABrrhvA 6yhADrv UxA8qvvvt GvrA8qvt 9E6U 9vtvhyAEvr 6rh 9UDA 9vtvhy Uhv Drshpr UPQT UvvtAPv
7UDQVPLWWHU
U8GFPb )#d
7UTDB7U9Ib
U9QU99b U9IUAGBb
)#d )#d
7U8GFb
)#d
HU8GF Q8T8 QrpuhryA 8yyr)A TvthyyvtA DqyrADr YA9G C9G8 Uhvr U9GTDB U9GDIUb 7S8GFHS8GF 7SAQDHSAQD )#d U9G8GF U9GV9Sb )#d
5HFHLYHU
QHPI QrshprA HvA 8r TDBY @GTU @yhvp Tr TvthyyvtA @hpA UxA 8qvv 7SDA 7hpxyhr ASHS Ahr)A SrprvrA Drshpr HS9 S8GFPb SAQb )#d )#d 7STDB7S9Ib 7SAQPb )#d )#d 7SQ8H7S9Qb )#d
H@I7
RECEIVE SECTION
* Recovers clock and data using a digital PLL for high jitter tolerance. * Accepts/provides dual- or single-rail digital PCM inputs/outputs. Accepts gapped data streams to support higher rate demultiplexing. * Provides Loss Of Signal (LOS) detection, and indicates loss of frame alignment (OOF), loss of signalling multiframe, and loss of CRC multiframe. Indicates reception of remote alarm, remote multiframe alarm, Alarm Indication Signal (AIS) and timeslot 16 AIS.
PMC-950510 (R6)
Y8GFW8GF
S8GFDb
)#d
9SDA 9T Srprvr Drshpr
89S8 8ypxAhqA 9hh Srpr
AhrA 6yvtrA 6yh 9rrpv
S9QS99b
)#d
S9ISG8Wb
)#d
DrhyA 7 6b()d S97 XS7 8T7 6G@ DIU7 STU7 HQDA Hvppr Drshpr
9E6U 9vtvhyAEvr 6rh
PvhyAQyhprr S9GTDB SA9G C9G8 Srprvr S9GDIUb S9G8GF S9G@PHb )#d )#d
9b&)d
AAAAAAUurrAvthyAhrAuhrqAirrrAhyyArvtuAshr AAAAPvhyAprpvAhrAuAvuAqhurqAyvr
(c)A1998 PMC-Sierra, Inc. October, 1998
PM6344 EQUAD Quad E1 Framer
TYPICAL APPLICATIONS
FULLY CHANNELIZED HDLC APPLICATION
Processor PM4314
R9TY
4
PM6344
(48$'
PM7366
)5(('0ATM
Quad T1/E1 LIU
Quad E1 Framer PM4344
URV69
Frame Engine and Datalink Manager Packet Memory
Quad T1 Framer
PCI Bus
STRUCTURED/UNSTRUCTURED E1 AAL1 OCTAL PORT CARD
4
PM4314
R9TY
PM6344
(48$'
Quad T1/E1 LIU
Quad E1 Framer
PM73121
66G thADDATM
4
PM4314
R9TY
PM6344
(48$'
AAL1 SAR Processor
Quad T1/E1 LIU
Quad E1 Framer
UTOPIA Bus
Head Office: PMC-Sierra, Inc. #105 - 8555 Baxter Place Burnaby, B.C. V5A 4V7 Canada Tel: 604.415.6000 Fax: 604.415.6200
To order documentation, send email to: document@pmc-sierra.com or contact the head office, Attn: Document Coordinator
All product documentation is available on our web site at: http://www.pmc-sierra.com For corporate information, send email to: info@pmc-sierra.com
PMC-950510 (R6) (c) 1998 PMC-Sierra, Inc. October, 1998 AAL1gator II and FREEDM-8 are trademarks of PMC-Sierra, Inc.


▲Up To Search▲   

 
Price & Availability of PM6344

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X